# CPC9909 High Efficiency, Off-Line, High Brightness LED Driver #### **Features** - 8V<sub>DC</sub> to 550V<sub>DC</sub> Input Voltage Range - >90% Efficiency - Stable Operation at >50% Duty Cycle - Drives Multiple LEDs in Series/Parallel - Regulated LED Current - Linear or PWM Brightness Control Inputs - Resistor-Programmable Minimum Off-Time - SOIC-8 RoHS Compliant Package - Buck or Boost Configuration ### **Applications** - Flat-Panel Display RGB Backlighting - Signage and Decorative LED Lighting - DC/DC or AC/DC LED Driver Applications ## **Description** The CPC9909 is a low cost, high-efficiency, offline, high-brightness (HB) LED driver manufactured using Clare's high voltage BCDMOS on SOI process. This driver has an internal regulator that allows it to operate from $8V_{DC}$ to $550V_{DC}$ . This wide input operating voltage range enables the driver to be used in a broad range of HB LED applications. The CPC9909 features pulse frequency modulation (PFM) with a constant peak-current control scheme. This regulation scheme is inherently stable, allowing the driver to be operated above 50% duty cycle without open loop instability or sub-harmonic oscillations. LED dimming can be implemented by applying a small DC voltage to the LD pin, or by applying a low frequency PWM signal to the PWMD pin. The CPC9909 is available in a standard 8-lead SOIC package and a thermally enhanced 8-lead SOIC package with an exposed thermal pad (EP). ## Ordering Information | Part | Description | |-------------|------------------------------------------------| | CPC9909N | SOIC-8 (100/Tube) | | CPC9909NTR | SOIC-8 Tape & Reel (2000/Reel) | | CPC9909NE | SOIC-8 EP (Exposed Pad) (100/Tube) | | CPC9909NETR | SOIC-8 EP (Exposed Pad)Tape & Reel (2000/Reel) | ## **CPC9909 Block Diagram** | 1. Specifi | cations 3 | |-------------|--------------------------------------| | 1.1 | Package Pinout | | | Pin Description 3 | | 1.3 | Absolute Maximum Ratings | | 1.4 | Recommended Operating Conditions | | 1.5 | Electrical Characteristics | | 1.6 | Thermal Characteristics | | 2. Function | onal Description | | | Overview | | | LED Driver Theory of Operation | | | Input Voltage Regulator | | | Current Sense Resistor | | | Current Sense Blanking | | 2.6 | Enable/Disable Function | | 2.7 | Minimum Off-Time One-Shot | | 2.8 | Inductor Design | | | Gate Output Drive | | | Linear Dimming 8 | | | PWM Dimming | | | 2 Combination Linear and PWM Dimming | | 2 Manuf | acturing Information 9 | | | • | | 3.1 | Mechanical Dimensions | | | Packaging Information | | | Soldering | | 3.4 | Washing | ## 1. Specifications ## 1.1 Package Pinout ## 1.2 Pin Description | Pin# | Name | Description | |------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>IN</sub> | Input voltage | | 2 | CS | LED Current Sense input. Internal current sense threshold is set at V <sub>CS(high)</sub> . The external sense resistor sets the maximum LED current. | | 3 | GND | Device Ground | | 4 | GATE | External MOSFET gate driver output | | 5 | PWMD | Low-frequency PWM dimming control input with internal pull-down resistor. | | 6 | V <sub>DD</sub> | Regulated supply voltage output. Requires a storage capacitor to GND. Can be overdriven by external voltage applied to $V_{\rm DD}$ . | | 7 | LD | Linear Dimming. Apply a voltage less than $V_{CS(high)}$ to dim the LED(s). | | 8 | $R_{T}$ | Resistor to GND sets the minimum off-time. | | EP | - | Electrical and thermal conductive pad on the bottom of CPC9909NE. Connect this pad to ground and provide sufficient thermal coupling to remove heat from the package. | ## 1.3 Absolute Maximum Ratings | Parameter | Symbol | Maximum | Unit | |--------------------------------------|--------------------|------------------------------|------| | Input Voltage to GND | V <sub>IN</sub> | -0.5 to +560 | ٧ | | Inputs and Outputs Voltage to GND | CS, LD, PWMD, GATE | -0.3 to V <sub>DD</sub> +0.3 | ٧ | | V <sub>DD</sub> , Externally Applied | $V_{DD.EXT}$ | 15 | ٧ | | Power Dissipation: | | | | | SOIC-8 With Thermal Tab | D | 2.5 | W | | SOIC-8 W/O Thermal Tab | P <sub>D</sub> | 0.975 | W | | Junction Temperature, Operating | T <sub>J</sub> | -40 to +150 | °C | | Operating Temperature | T <sub>A</sub> | -40 to +85 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | ů | Electrical absolute maximum ratings are at 25°C. Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied. ## 1.4 Recommended Operating Conditions | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |-----------------------|-------------------|---------|---------|---------|----------| | Input Voltage Range | V <sub>IN</sub> | 12 | - | 550 | $V_{DC}$ | | PWMD Frequency | f <sub>PWMD</sub> | - | 500 | - | Hz | | Operating Temperature | T <sub>A</sub> | -40 | - | +85 | °C | ## 1.5 Electrical Characteristics Unless otherwise specified, all electrical specifications are provided for $T_A\!\!=\!\!25^{\circ}C.$ | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | |-----------------------------------|--------------------------------------------|-------------------------|----------------------|-----------------------|---------|----------|--| | Input | | | | | | | | | Input Voltage Range | DC Input Voltage | V <sub>IN</sub> | 8 | - | 550 | $V_{DC}$ | | | Shut-Down Mode Supply Current | V <sub>IN</sub> =8 to 550V, PWMD to GND | I <sub>IN</sub> | - | 0.3 | 0.6 | mA | | | Regulator | | | | | | | | | | V <sub>IN</sub> =15V to 550V, | | | | | | | | Voltage Regulator Output | I <sub>DD</sub> =0, | $V_{DD}$ | 7.2 | 7.8 | 8.4 | $V_{DC}$ | | | | I <sub>GATE</sub> =0 | | | | | | | | V <sub>DD</sub> Current Available | | I | | | 2 | mA | | | for External Circuitry | - | I <sub>DD</sub> | - | - | 2 | IIIA | | | V <sub>DD</sub> Load Regulation | V <sub>IN</sub> =15V, I <sub>DD</sub> =1mA | $\Delta V_{DD}$ | - | 150 | 200 | mV | | | PWM Dimming | | * | | ! | * | | | | PWMD Input Low Voltage | V <sub>IN</sub> =8V to 550V | $V_{PWMD(low)}$ | - | - | 0.5 | ٧ | | | PWMD Input High Voltage | V <sub>IN</sub> =8V to 550V | V <sub>PWMD(high)</sub> | 2.4 | - | - | | | | PWMD Pull-Down Resistance | - | R <sub>PWMD</sub> | 80 | 115 | 150 | kΩ | | | Current Sense Comparator | | * | | | + | | | | Current Sense Input Current | | | | | | | | | Input Low | CS=0V | I <sub>IL</sub> | -5 | - | 5 | μΑ | | | Input High | CS=V <sub>DD</sub> | I <sub>IH</sub> | -5 | 0 | 5 | μΛ | | | Current Sense Threshold Voltage | -40°C < T <sub>A</sub> < 85°C | V <sub>CS(high)</sub> | 200 | 250 | 300 | mV | | | Current Sense Blanking Interval | $R_T$ =400k $\Omega$ | t <sub>BLANK</sub> | - | 400 | - | ns | | | Delay from CS Trip to Gate Low | $R_T$ =400k $\Omega$ | t <sub>DELAY</sub> | - | 300 | - | ns | | | Minimum Off-Time One-Shot | | -# | 1. | 1. | 11 | | | | Minimum Off-Time | $R_T$ =400k $\Omega$ | t <sub>off</sub> | 6 | - | 8 | μs | | | Gate Driver | | | | | | | | | Gate High Output Voltage | I <sub>OUT</sub> =-10mA | V <sub>GATE(high)</sub> | V <sub>DD</sub> -0.3 | V <sub>DD</sub> -0.06 | - | V | | | Gate Low Output Voltage | I <sub>OUT</sub> =+10mA | V <sub>GATE(low)</sub> | - | 0.03 | 0.3 | | | | Gate Output Rise Time | C <sub>GATE</sub> =500pF | t <sub>RISE</sub> | - | 16 | - | ns | | | Gate Output Fall Time | C <sub>GATE</sub> =500pF | t <sub>FALL</sub> | - | 7 | - | 110 | | ## 1.6 Thermal Characteristics | Parameter | Package | Symbol | Minimum | Typical | Maximum | Unit | |---------------------|--------------------------------|--------------------|---------|---------|---------|------| | Thermal Resistance, | SOIC-8 With Thermal Pad (NE) 1 | $R_{\thetaJA}$ | | 50 | - | °C/W | | Junction-to-Ambient | SOIC-8 W/O Thermal Pad N) | - <del>-0</del> JA | - | 128 | - | ٥, | <sup>&</sup>lt;sup>1</sup> Use of a four-layer PCB can improve thermal dissipation (reference EIA/JEDEC JESD51-5). ## 2. Functional Description Figure 1 Typical Application Circuit #### 2.1 Overview The CPC9909 drives the LEDs via a minimum off-time, peak-current-limited, pulse-frequency modulation scheme. This control scheme is inherently stable, and the driver can be operated above a 50% duty cycle without any open-loop instability or sub-harmonic oscillations. Since the switching frequency depends on the LED load current, it results in a high efficiency operation. ## 2.2 LED Driver Theory of Operation The typical application circuit is as shown in **Figure 1** When PWMD is high, the control circuit is enabled and the gate driver turns on the external power MOSFET (Q1), causing the inductor (L1) current to ramp up until the voltage across the current sense resistor ( $R_{\rm SENSE}$ ) exceeds $V_{\rm CS(high)}$ . When the voltage at the CS pin exceeds this threshold, the gate driver turns Q1 off. Q1 remains off for the duration of the fixed minimum off-time. While the switch is off, the inductor continues to deliver the current to the load though the diode (D1). When the off-time expires, Q1 turns on again until the peak current limit is reached, and the process repeats. The peak current limit threshold is set by the external sense resistor, $R_{\text{SENSE}},$ and the internal voltage threshold, $V_{\text{CS(high)}}.$ This internal voltage threshold can also be set externally via the LD pin. The lower of these two thresholds and $R_{\text{SENSE}}$ set the peak current in the inductor. A soft start function can be implemented by ramping up the DC voltage at the LD pin from 0V to $V_{CS(high)}$ at the desired rate. To utilize the soft start function, connect a resistor divider from $V_{DD}$ to ground and a capacitor from the LD pin to ground, as shown in Figure 2. Figure 2 Soft-Start Circuit ## 2.3 Input Voltage Regulator The CPC9909 has an internal voltage regulator that can work with input voltages ranging from $12V_{DC}$ to $550V_{DC}.$ When a DC voltage greater than 12V is applied at the $V_{IN}$ pin, the internal voltage regulator regulates the voltage down to a typical 7.8V. The $V_{DD}$ pin is the internal voltage regulator output pin and must be bypassed by a low-ESR capacitor to provide a low impedance path for high frequency switching noise. The CPC9909 driver does not require the bulky start-up resistors typically needed for off-line controllers. The internal voltage regulator provides sufficient voltage and current to power internal IC circuits. This voltage is also available at the $V_{\rm DD}$ pin, and can be used as a bias voltage for external circuitry. The internal voltage regulator can be bypassed by applying an external DC voltage to the $V_{DD}$ pin that is slightly higher than the internally generated regulator voltage. This reduces the power dissipation of the integrated circuit, and it is more suitable in isolated applications where an auxiliary winding can be used to drive the $V_{DD}$ pin. The total input current drawn from the $V_{\text{IN}}$ pin is equal to the quiescent current drawn by the internal circuitry (which is specified at 0.6mA maximum) plus the gate driver current. See "Shut-Down Mode Supply Current" in Section 1.5 "Electrical Characteristics" on page 4. The current draw of the gate driver depends on the switching frequency and the gate charge of the external power MOSFET. The total input current can be calculated by: $$I_{IN} \approx 0.6 mA + (Q_{GATE} \times f_S)$$ Where $Q_{\text{GATE}}$ is the total gate charge of the MOSFET and $f_{\text{S}}$ is the oscillator external frequency. #### 2.4 Current Sense Resistor The peak LED current is set by an external sense resistor ( $R_{\rm SENSE}$ ) connected from the CS pin to ground. The value of the current sense resistor is calculated based on the average LED current desired, the current sense threshold, and the inductor ripple current. The peak-to-peak difference in the inductor current waveform is referred to as inductor ripple current (the inductor is typically selected to be large enough to keep this ripple within 30% of the average). Factor in the ripple current when calculating the sense resistor. The current sense resistor value can be found by: $$R_{SENSE} = \frac{V_{CS(high)}}{I_{IED} + 0.5\Delta I_{I}}$$ #### Where: - V<sub>CS(high)</sub> = current sense threshold =0.25V (or V<sub>LD</sub>) - I<sub>LED</sub> = average LED/inductor current - ΔI<sub>L</sub> = inductor ripple current = 0.3\*I<sub>LED</sub> #### Combining terms: $$R_{SENSE} = \frac{V_{CS(high)}}{1.15 \bullet I_{LED}}$$ ## 2.5 Current Sense Blanking The CPC9909 has an internal current sense blanking circuit. When the power MOSFET is turned on, the external inductor can cause an undesired spike at the current sense pin, initiating a premature termination of the gate pulse. To avoid this condition, a typical 400ns internal leading edge blanking time is implemented, thereby eliminating the need for external RC filtering, and simplifying the design. During the current sense blanking time, the current limit comparator is disabled, preventing the gate-drive circuit from terminating the gate-drive signal. #### 2.6 Enable/Disable Function Connecting the PWMD pin to $V_{DD}$ enables the gate driver. Connecting PWMD to GND disables the gate driver and sets the device in standby mode. In standby mode, the quiescent current is 0.6mA maximum. #### 2.7 Minimum Off-Time One-Shot The CPC9909 uses a fixed off-time control scheme. The minimum off-time is set by an external resistor connected between the RT and GND terminals. The off-time can be determined by: $$t_{off}(\mu s) = \{ [(R_T(k\Omega))/66] + 0.8 \}$$ Off-time selection indirectly determines the switching frequency of the LED driver. The switching frequency is determined by: $$F_S = \frac{1 - D}{t_{off}}$$ #### Where: - D = duty cycle - t<sub>off</sub> = Off-time In general, switching frequency selection is based on the inductor size, controller power dissipation, and the input filter capacitor. The typical off-line LED driver switching frequency, $f_S$ , is between 30 kHz and 120 kHz. This operating range gives the designer a reasonable compromise between switching losses and inductor size. The internal off-time one-shot has an accuracy of $\pm 20\%$ . The figure below shows the $R_T$ resistor selection for the desired off-time. ## 2.8 Inductor Design The inductor value is defined by the LED/inductor ripple current, minimum off time, and the output voltage. The minimum off time is determined by the duty cycle and switching frequency. The duty cycle is given by: $$D = \frac{V_{LEDstring}}{V_{in(min)}}$$ #### Where: - V<sub>LEDstring</sub> is the LED string voltage at the desired average LED current. - V<sub>in(min)</sub> is the minimum DC input voltage. The minimum inductor value for a given ripple current is: $$L_{MIN} = \left[\frac{V_{LEDstring}}{\Delta I_{L}}\right] \times t_{off}$$ #### Where: • $\Delta I_1$ = Ripple Current The inductor peak current is given by: $$I_{LPeak} = I_{LED} + 0.5\Delta I_{L}$$ ## 2.9 Gate Output Drive The CPC9909 uses an internal gate drive circuit to turn on and off an external power MOSFET. The gate driver can drive a variety of MOSFETs. For a typical off-line application, the total MOSFET gate charge will be less than 25nC. ## 2.10 Linear Dimming A linear dimming function can be implemented by applying a DC control voltage to the LD pin. By varying this voltage from 0V to $V_{CS(high)}$ , the user can adjust the current level in the LEDs which in turn will increase or decrease the light intensity. The control voltage to the LD pin can be generated from an external voltage divider network from $V_{DD}$ . This function is useful if the user requires LED current of a particular level, and there is no exact $R_T$ value available. Note that applying a voltage higher than the current sense threshold voltage to the LD pin will not change the output current due to the fixed internal threshold setting. When the LD pin is not used, it should be connected to $V_{DD}$ . Figure 3 Typical Linear Dimming Application Circuit ## 2.11 PWM Dimming Pulse width modulation dimming can be implemented by driving the PWMD pin with a low frequency square wave signal in the range of a few hundred Hertz. The PWMD signal controls the LED brightness by gating the PWM gate driver output pin GATE. The signal can be generated by a microcontroller or a pulse generator with a duty cycle proportional to the amount of desired light output. Figure 4 Buck Driver for PWM Dimming Application Circuit #### 2.12 Combination Linear and PWM Dimming A combination of linear and PWM dimming techniques can be used to achieve a large dimming ratio. ## 3. Manufacturing Information #### 3.1 Mechanical Dimensions #### 3.1.1 8-Pin SOIC Package ## 8-Pin SOIC Package #### **Recommended PCB Land Pattern** **Dimensions** (inches) #### 3.1.2 8-Pin SOIC EP Package #### 8-Pin SOIC Package with Exposed Thermal Pad **Recommended PCB Land Pattern** Note: Thermal pad should be electrically connected to GND, pin 3. ## 3.2 Packaging Information For both the SOIC-8 and the SOIC-8 EP Packages. ## 3.3 Soldering For proper assembly, this component must be processed in accordance with the current revision of IPC/JEDEC standard J-STD-020. Failure to follow the recommended guidelines may cause permanent damage to the device resulting in impaired performance and/or a reduced lifetime expectancy. ## 3.4 Washing Clare does not recommend ultrasonic cleaning of this part. #### For additional information please visit www.clare.com Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, filtness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice. Specifications: CPC9909 - R01 © Copyright 2010, Clare, Inc. All rights reserved. Printed in USA. 1/27/10